You're currently on: Catalog » DIY Kits, Electronics and ICs » PhaseLatch - 20MSPS ADC (No RAM)
PhaseLatch is an experimental, open-source ADC board designed to interface directly with classic MOS 6502-class CPUs. The board features a dual-channel, 10-bit, 20 MSPS analog-to-digital converter with straight binary parallel output, allowing ADC data to be memory-mapped directly onto a 6502 data bus.
Unlike typical SDR front-ends that rely on modern microcontrollers or FPGAs, PhaseLatch intentionally targets highly constrained 8-bit systems. This makes it ideal for exploring bus timing, external memory expansion, and minimalist DSP techniques such as Goertzel tone detection running entirely on the CPU.
The board uses an Arduino-shield-style form factor and is designed to stack with the PhaseLoom IQ mixer and the 65uino system, enabling modular SDR experiments and retro-computing projects. While the ADC itself supports high sample rates, achievable throughput depends on CPU speed and software design.
PhaseLatch is intended for experimentation, learning, and pushing vintage hardware beyond its original limits.
HW Source: https://github.com/AndersBNielsen/PhaseLatch
Software is part of the 65uino
Prices include 25% VAT. VAT deducted at checkout if excempt (outside EU)
We use cookies to provide you with the best possible experience. They also allow us to analyze user behavior in order to constantly improve the website for you.